

# American International University-Bangladesh Department of Electrical and Electronic Engineering EEE3120: Digital Logic & Circuits Laboratory

Title: Design and implementation of multivibrators using Timer IC

#### **Introduction:**

The name of the timer comes from the three 5 k $\Omega$  resistors which are embedded in it [1]. This IC gives precise time at the output which is must in the time related circuits. One of its basic operations is to produce clock pulses with predefined frequency as an astable mutivibrator. Another operation is to work like a stop watch which is done in monostable mode. We will see these two operations in this experiment. The following figure is the layout of the 555 Timer IC as which allows us to focus on the functions of the circuit.



**Figure 1**: Pin configuration of the 555 timer IC.

#### Theory and Methodology:

**Astable Multivibrator:** It is also called free running sinusoidal oscillator. An astable multivibrator is simply and oscillator. The astable multivibrator generates a continuous stream of rectangular off-on pulses that switch between two voltage levels. The frequency of the pulses and their duty cycle are dependent upon the RC network values.



Figure 2: 555 timer connected as an astable multivibrator

The time that the output is high, T<sub>L</sub> is how long it takes C to discharge from 1/3 of Vcc to 2/3 of Vcc. It is expressed as

$$TH = 0.7(RA + RB) C$$

The time that the output is low, TH is how long it takes C to charge from 2/3 of Vcc to 1/3 of Vcc. It is expressed as

 $T_L = 0.7 R_B C$ 

The time period, T = TH + TL = 0.7(RA + 2RB) C

Frequency of Oscillation,  $f = 1/T = 1.44 / (R_A + 2R_B) C$ 

Duty cycle,  $D = TH/T = (RA + RB)/(RA + 2RB) \times 100\%$ .

One shot multivibrator: In the one-shot mode, the 555 acts like a monostable multivibrator. A monostable is said to have a single stable state--that is the off state. Whenever it is triggered by an input pulse, the monostable switches to its temporary state. It remains in that state for a period of time determined by an RC network. It then returns to its stable state. In other words, the monostable circuit generates a single pulse of fixed time duration each time it receives and input trigger pulse. Thus the name becomes one-shot. One-shot multivibrators are used for turning some circuit or external component on or off for a specific length of time. It is also used to generate delays. When multiple one-shots are cascaded, a variety of sequential timing pulses can be generated. Those pulses will allow you to time and sequence a number of related operations.

Pulse width of the output is given by T= 1.1 RC (in seconds)



Figure 3: 555 timer connected as a one shot multivibrator

#### **Pre-Lab Homework:**

Students should take the simulation results of the circuits given in the lab sheet using any standard software like PSPICE, Proteus, and Circuit Maker etc.

#### **Apparatus:**

| Resistors 1k     | 1[pcs] |
|------------------|--------|
| Resistors 2.2k   | 1[pcs] |
| Resistors 4.7k   | 1[pcs] |
| Resistor 50k     | 1[pcs] |
| Capacitor 0.01u  | 1[pcs] |
| Capacitor 0.022u | 1[pcs] |
| Capacitor 100u   | 1[pcs] |
| 555 Timer IC     | 1[pcs] |

#### **Precautions:**

Never turn on the DC source before the circuit is placed correctly and checked carefully. Check for short circuits in the circuit.

## **Experimental Procedure:**

The setups for the astable multivibrator and monostable multivibrator are given in the following figures.



Figure 4: Experimental setup for a stable multivibrator.



Figure 5: Experimental setup of the monostable multivibrator.

#### **Result and Findings:**

After completing the experiment, the student will take the wave-shapes found in the experiment. They will take all the numerical data like magnitude of the output, time/duration as high, time/duration as low. They will match the result with the formulae.

#### **Reference(s):**

- 1. Boylestad, Robert L., and Louis Nashelsky. *Electronic Devices And Circuit Theory*, 2006, Pearson Prentice Hall.
- 2. Thomas L. Floyd, *Digital Fundamentals*, 9<sup>th</sup> Edition, 2006, Prentice Hall.



## American International University-Bangladesh Department of Electrical and Electronic Engineering EEE3120: Digital Logic & Circuits Laboratory

<u>Title</u>: Design of a Digital to Analog and Analog to Digital Converters.

#### Part I: Design of a Digital to Analog Converter

#### **Introduction:**

This lab describes the design of a Digital to Analog Converter (DAC). Two types of design are shown in this lab, binary weighted DAC and R/2R ladder DAC design. Finally student will compare both the design to conclude which design is efficient and why.

#### **Theory and Methodology:**

One common requirement in electronics is to convert signals back and forth between analog and digital forms. Most such conversions are ultimately based on a *digital-to-analog converter* circuit. Therefore, it is worth exploring just how we can convert a digital number that represents a voltage value into an actual analog voltage.

#### **Digital-to-Analog Converters**

In electronics, a digital-to-analog converter (DAC, D/A, D2A or D-to-A) is a function that converts digital data (usually binary) into an analog signal (current, voltage, or electric charge). An analog-to-digital converter (ADC) performs the reverse function. Unlike analog signals, Digital data can be transmitted, manipulated, and stored without degradation, albeit with more complex equipment. But a DAC is needed to convert the digital signal to analog, for example to drive an earphone or loudspeaker amplifier and produce sound (analog air pressure waves).

DACs and their inverse, ADCs, are part of an enabling technology that has contributed greatly to the 'digital revolution'. To illustrate this, consider a typical long-distance telephone call. The callers voice is converted into an analog electrical signal by a microphone. The analog signal is then converted to a digital stream by an ADC. That digital stream is then divided into packets where it will be mixed with other digital data, not necessarily audio. The digital packets are then sent to the destination, but each packet may take a completely different route and may not even arrive at the destination in the correct time order. The digital voice data is then extracted from the packets and assembled into a digital data stream. A DAC converts it into an analog electrical signal which drives an audio amplifier which in turn drives a loudspeaker which finally produces sound. Of course, this is a simplified and stylized description, but it does illustrate one vital role of ADCs and DACs.

There are several DAC architectures; the suitability of a DAC for a particular application is determined by six main parameters: physical size, power consumption, resolution, speed, accuracy, cost. Due to the complexity and the need for precisely matched components, all but the most specialist DACs are implemented as integrated circuits (ICs). Digital-to-analog conversion can degrade a signal, so a DAC should be specified that that has insignificant errors in terms of the application.

DACs are commonly used in music players to convert digital data streams into analogue audio signals. They are also used in televisions and mobile phones to convert digital video

data into analog video signals which connect to the screen drivers to display monochrome or color images. These two applications use DACs at opposite ends of the speed/resolution trade-off. The audio DAC is a low speed high resolution type while the video DAC is a high speed low to medium resolution type. Discrete DACs would typically be extremely high speed low resolution power hungry types, as used in military radar systems. Very high speed test equipment, especially sampling oscilloscopes, may also use discrete DACS.



A digital-to-analog converter, or DAC for short, converts a digitally coded number to a voltage proportional to the number. For example, if a number N is supplied to a DAC, the output voltage will be proportional to N:  $V_{out} = N \times B$  The constant of proportionality, B, is normally determined from the ratio of the reference voltage,  $V_{ref}$ , and the maximum value that N can have,  $N_{max}$ ,  $B = V_{ref} / N_{max}$  so that  $V_{out} = V_{ref} N / N_{max} A$  common way to make a DAC is with an OpAmp circuit. Recall the circuit for the summing amplifier.

#### **Binary Weighted Digital-to-Analog Converter:**

The following circuit is a basic digital-to-analog (D to A) converter. It assumes a 4-bit binary number in Binary-Coded Decimal (BCD) format, using +5 volts as a logic 1 and 0 volts as a logic 0. It will convert the applied BCD number to a matching (inverted) output voltage. The digits 1, 2, 4, and 8 refer to the relative weights assigned to each input. Thus, 1 is the Least Significant Bit (LSB) of the input binary number, and 8 is the Most Significant Bit (MSB).



Fig1: Binary Weighted Digital to Analog converter.

If the input voltages are accurately 0 and +5 volts, then the "1" input will cause an output voltage of  $-5 \times (4k/20k) = -5 \times (1/5) = -1$  volt whenever it is a logic 1. Similarly, the "2," "4," and "8" inputs will control output voltages of -2, -4, and -8 volts, respectively. As a result, the output voltage will take on one of 10 specific voltages, in accordance with the input BCD code.

Unfortunately, there are several practical problems with this circuit. First, most digital logic gates do not accurately produce 0 and +5 volts at their outputs. Therefore, the resulting analog voltages will be close, but not really accurate. In addition, the different input resistors will load the digital circuit outputs differently, which will almost certainly result in different voltages being applied to the summer inputs.

#### **R/2R Ladder Digital-to-Analog Converter:**

This improved circuit overcomes the problem of using many resistors. Instead it uses only two valued resistor.



Fig 2: R/2R Ladder DAC

The circuit above performs D to A conversion a little differently. Typically the inputs are driven by CMOS gates, which have low but equal resistance for both logic 0 and logic 1. Also, if we use the same logic levels, CMOS gates really do provide +5 and 0 volts for their logic levels.

The input circuit is a remarkable design, known as an R-2R ladder network. It has several advantages over the basic summer circuit we saw first:

- 1. Only two resistance values are used anywhere in the entire circuit. This means that only two values of precision resistance are needed, in a resistance ratio of 2:1. This requirement is easy to meet, and not especially expensive.
- 2. The input resistance seen by each digital input is the same as for every other input. The actual impedance seen by each digital source gate is 3R. With a CMOS gate resistance of 200 ohms, we can use the very standard values of 10k and 20k for our resistors.

- 3. The circuit is indefinitely extensible for binary numbers. Thus, if we use binary inputs instead of BCD, we can simply double the length of the ladder network for an 8-bit number (0 to 255) or double it again for a 16-bit number (0 to 65535). We only need to add two resistors for each additional binary input.
- 4. The circuit lends itself to a non-inverting circuit configuration. Therefore we need not be concerned about intermediate inverters along the way. However, an inverting version can easily be configured if that is appropriate.

#### **Pre-Lab Homework:**

Why DACs has been an integral part of electronics for decades?

Where are DAC and ADC vastly used?

#### Apparatus:

1) IC741 OPAMP 1[pcs]
2) Resistors as required. 14[pcs]

3) Oscilloscope.

#### **Precautions:**

Never turn on the DC source before the circuit is placed correctly and checked carefully. Check for short circuits in the circuit.

#### **Experimental Procedure:**

- 1) First setup the Binary Weighted Digital to Analog converter as shown in Fig1 on the trainer board.
- 2) Put the following sequence 1010 to D0, D1, D2 and D3 respectively. See the output on the oscilloscope.
- 3) Again setup the R/2R ladder on the trainer board.
- 4) Repeat step 2 for R/2R DAC.

#### **Simulation and Results:**

- 1. Draw a plot on graph paper showing relationship between digital input and analog output of digital-to-analog-converter.
- 2. Calculate resolution and percentage resolution of each converter.
- 3. Use PSPICE for software simulation.

#### **Questions for report writing:**

1. Why R/2R Ladder Digital-to-Analog Converter is preferable than Binary weighted Digital-to-Analog Converter.

#### **Discussion and Conclusion:**

Interpret the data/findings and determine the extent to which the experiment was successful in complying with the goal that was initially set. Discuss any mistake you might have made while conducting the investigation and describe ways the study could have been improved.

#### Part II: Design of a flash Analog to Digital Converter

#### **Introduction:**

Flash analog-to-digital converters, also known as parallel ADCs, are the fastest way to convert an analog signal to a digital signal. Flash ADCs are ideal for applications requiring very large bandwidth, but they consume more power than other ADC architectures and are generally limited to 8-bit resolution. This tutorial will discuss flash converters and compare them with other converter types.

In this experiment, students will learn how flash ADC works by implementing a 2 bit flash ADC.

#### **Theory and Methodology:**

Flash converters are extremely fast compared to many other types of ADCs which usually narrow in on the "correct" answer over a series of stages. Compared to these, a Flash converter is also quite simple and, apart from the analog comparators, only requires logic for the final conversion to binary.

For best accuracy often a sample-and-hold circuit is inserted in front of the ADC input. This is needed for many ADC types (like successive approximation ADC), but for Flash ADCs there is no real need for this, because the comparators are the sampling devices.

A Flash converter requires a huge number of comparators compared to other ADCs, especially as the precision increases. A Flash converter requires  $2^n$ —1comparators for an n-bit conversion. The size, power consumption and cost of all those comparators make Flash converters generally impractical for precisions much greater than 8 bits (255 comparators). In place of these comparators, most other ADCs substitute more complex logic and/or analog circuitry which can be scaled more easily for increased precision. *Implementation:* 



Fig1: A 2-bit Flash ADC Example Implementation with Bubble Error Correction and Digital Encoding

Flash ADCs have been implemented in many technologies, varying from silicon based bipolar (BJT) and complementary metal oxide FETs (CMOS) technologies to rarely used III-V technologies. Often this type of ADC is used as a first medium sized analog circuit verification.

The earliest implementations consisted of a reference ladder of well matched resistors connected to a reference voltage. Each tap at the resistor ladder is used for one comparator, possibly preceded by an amplification stage, and thus generates a logical '0' or '1' depending if the measured voltage is above or below the reference voltage of the resistor tap. The reason to add an amplifier is twofold: it amplifies the voltage difference and therefore suppresses the comparator offset, and the kick-back noise of the comparator towards the reference ladder is also strongly suppressed. Typically designs from 4-bit up to 6-bit, and sometimes 7-bit are produced.

Designs with power-saving capacitive reference ladders have been demonstrated. In addition to clocking the comparator(s), these systems also sample the reference value on the input stage. As the sampling is done at a very high rate, the leakage of the capacitors is negligible.

Recently, offset calibration has been introduced into flash ADC designs. Instead of high precision analog circuits (which increase component size to suppress variation) comparators with relatively large offset errors are measured and adjusted. A test signal is applied and the offset of each comparator is calibrated to below the LSB size of the ADC.

Another improvement to many flash ADCs is the inclusion of digital error correction. When the ADC is used in harsh environments or constructed from very small integrated circuit processes, there is a heightened risk a single comparator will randomly change state resulting in a wrong code. Bubble error correction is a digital correction mechanism that will prevent a comparator that has, for example, tripped high from reporting logic high if it is surrounded by comparators that are reporting logic low.

This circuit is the simplest to understand. It is constructed from a series of comparators, each one comparing the input signal to a unique reference voltage. The comparator outputs connect to the inputs of a priority encoder circuit, which then produces a binary output. The following illustration shows a Flash ADC 2-bit circuit:



Fig 2: A 2 bit flash ADC.

An N bit flash ADC requires 2N - 1 number of comparators.

Vref is a stable reference voltage provided by a precision voltage regulator as part of the converter circuit, not shown in the schematic. As the analog input voltage exceeds the reference voltage at each comparator, the comparator outputs will sequentially saturate to a high state. The priority encoder generates a binary number based on the highest-order active input, ignoring all other active inputs.

#### **IC Pin Configurations:**





#### **Pre-Lab Homework:**

Students must study flash Analog to Digital Converter; perform simulation of the circuits mentioned in the lab manual using PSPICE and MUST present the simulation results to the instructor before the start of the experiment.

#### Apparatus:

1) Trainer Board

2) Op-Amp : IC741 3) Resistors :  $1K\Omega$ 4) 8 to 3 bit priority encoder : IC74148

#### **Precautions:**

Have your instructor check all your connections after you are done setting up the circuit and make sure that you apply only enough voltage to turn on the chip, otherwise it may get damaged.

#### **Experimental Procedure:**

Construct a 2 bit flash ADC. Document the output values for different input values. Draw the output wave shapes for different inputs.

#### **Simulation and Measurement:**

Compare the simulation results with your experimental data and comment on the differences (if any).

#### **Discussion:**

Interpret the data/findings and determine the extent to which the experiment was successful in complying with the goal that was initially set. Discuss any mistake you might have made while conducting the investigation and describe ways the study could have been improved.

#### **Questions with answers for report writing:**

Draw the wave shapes for binary output lines against analog input and sampling pulses.

#### **Reference:**

1. Thomas L. Floyd, *Digital Fundamentals*, 9 Edition, 2006, Prentice Hall.



# **American International University-Bangladesh (AIUB)**

# Department of Electrical and Electronic Engineering EEE3102: Digital Logic and Design Laboratory

Title: Open-Ended Laboratory Experiment on Combinational Logic Circuit Design

#### **Objectives:**

Using the information learned regarding different combinational logic circuits, such as, logic gates, universal gates, adder, subtractor, etc. the students will design a combinational logic circuit using both circuit design tool and hardware.

#### **Equipment:**

Hardware components: logic ICs, DC power supply, bread board, measuring instrument, wires, etc.

#### Task:

Your experiment should be designed to fulfill the following requirements.

- To design a combinational logic circuit using various logic ICs to perform some specific tasks.
- Must include an adder or a subtractor.
- To simulate the designed circuit.
- To investigate and analyze the different logic operations of the designed circuit.
- To comment on the limitations of the designed circuit.

#### Lab Report

Your lab report should include the following sections:

#### **Purpose**

This is a summary statement of the work to be accomplished in this experiment. An overall direction for laboratory investigation, the obtained results, and summary of conclusions must be provided.

#### **Equipment**

A list of all the apparatus used in the experiment should be included.

#### **Procedures**

Explain step-by-step procedures in a numbered sequence so that other learners can comprehend the experiment and be able to reproduce the experiment by reading your procedure.

#### **Results and Data analysis**

- Show all the data/results obtained in the experiment in the tabular format and images.
- Analyze data using appropriate graphs, if needed.

#### **Discussions and Conclusions**

This section should be based on the information described in the report and is the closure of your report. Any advantages or limitations of the experiment should be included here. Any problems encountered while performing a particular step in the experiment can be mentioned here also.

© Dept. of EEE, Faculty of Engineering, American International University-Bangladesh (AIUB)

### **Marking Rubrics (to be filled by Faculty)**

|                    | Objectives                                                      | Unsatisfactory (0-1)                                              | Good (2-3)                                                                                            | Excellent (4-5)                                                                                                                 | Marks |
|--------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|
| Reports (10)       | Identify experiment goals                                       | Cannot identify goals                                             | Can identify some goals but unable to draw adequate hypothesis                                        | Can identify necessary and sufficient goals                                                                                     |       |
|                    | Setup of experiment                                             | Cannot setup experiment without support                           | Can setup some of the portions of experiment without support                                          | Can setup the whole experiment without support                                                                                  |       |
|                    | Take organized and accurate measurement                         | Cannot take measurements                                          | Can take measurements but inaccurately                                                                | Can take organized and accurate measurements                                                                                    |       |
|                    | Summarize findings<br>and compare actual<br>to expected results | Cannot summarize or compare findings to expected results          | Summarize finding in an incomplete way                                                                | Summarize finding in a complete way                                                                                             |       |
| Demonstration (10) | Observation 1                                                   | Cannot explain hardware related to the experimental setup         | Can answer some of the hardware related questions                                                     | Can answer most or all the questions                                                                                            |       |
|                    | Observation 2                                                   | Cannot demonstrate the experimental operation and data collection | Can show some of the experiments                                                                      | Can answer most or all the operations                                                                                           |       |
|                    | Observation 3                                                   |                                                                   | Somewhat unexpected experiment outcome but percentage errors are too high without any specific reason | Accurate data collected from the hardware and simulation and matches with the calculated data, percentage of errors are minimum |       |
|                    | Observation 4                                                   | Can't draw a conclusion                                           | Somewhat draw a conclusion                                                                            | Can explain the conclusion                                                                                                      |       |
|                    | Assessed by (Name, Sign, and Date)                              |                                                                   | Total (out of 40):                                                                                    | Comments                                                                                                                        |       |

# **Group Members**

| SI# | ID Number | Name | Marks in<br>Demonstration (20) | Marks in Report (20) |
|-----|-----------|------|--------------------------------|----------------------|
| 1.  |           |      |                                |                      |
| 2.  |           |      |                                |                      |
| 3.  |           |      |                                |                      |
| 4.  |           |      |                                |                      |
| 5.  |           |      |                                |                      |
| 6.  |           |      |                                |                      |
| 7.  |           |      |                                |                      |



# **American International University-Bangladesh (AIUB)**

# Department of Electrical and Electronic Engineering EEE3102: Digital Logic and Circuits Laboratory

Title: Open-Ended Laboratory Experiment on Sequential Logic Circuit Design

#### **Objectives:**

Using the information learned regarding different Flip-Flops, Counters, MOSFET logic gates, 555 Timer etc. the students will design a sequential logic circuit using an appropriate circuit design tool.

#### **Equipment:**

Hardware components: logic ICs (either TTL or CMOS logic family), DC power supply, switches, clock signals, measuring instrument, wires, LEDs, etc.

#### Task:

Your experiment should be designed

- To design a sequential logic circuit using various logic ICs to perform some specific tasks
- To design a clock signal generating circuit for the logic circuit
- To simulate the designed circuit
- To investigate and analyze the different logic operations of the designed sequential logic circuit
- To comment on the limitations of the designed circuit

#### Lab Report

Your lab report should include the following sections:

#### **Purpose**

This is a summary statement of the work to be accomplished in this experiment. An overall direction for laboratory investigation, the obtained results, and summary of conclusions must be provided.

#### **Equipment**

A list of all the apparatus used in the experiment should be included.

#### **Procedures**

Explain step-by-step procedures in a numbered sequence so that other learners can comprehend the experiment and be able to reproduce the experiment by reading your procedure.

#### **Results and Data analysis**

- Show all the data/results obtained in the experiment in the tabular format and images.
- Analyze data using appropriate graphs, if needed.

#### **Discussions and Conclusions**

This section should be based on the information described in the report and is the closure of your report. Any advantages or limitations of the experiment should be included here. Any problems encountered while performing a particular step in the experiment can be mentioned here also.

© Dept. of EEE, Faculty of Engineering, American International University-Bangladesh (AIUB)

1

### Marking Rubrics (to be filled by Faculty)

|                    | Objectives                                                      | Unsatisfactory (0-1)                                              | Good (2-3)                                                                                            | Excellent (4-5)                                                                                                                 | Marks |
|--------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|
| Reports (10)       | Identify experiment goals                                       | Cannot identify goals                                             | Can identify some goals but unable to draw adequate hypothesis                                        | Can identify necessary and sufficient goals                                                                                     |       |
|                    | Setup of experiment                                             |                                                                   | Can setup some of the portions of experiment without support                                          | Can setup the whole experiment without support                                                                                  |       |
|                    | Take organized and accurate measurement                         | Cannot take measurements                                          | Can take measurements but inaccurately                                                                | Can take organized and accurate measurements                                                                                    |       |
|                    | Summarize findings<br>and compare actual<br>to expected results | Cannot summarize or compare findings to expected results          | Summarize finding in an incomplete way                                                                | Summarize finding in a complete way                                                                                             |       |
| Demonstration (10) | Observation 1                                                   | Cannot explain hardware related to the experimental setup         | Can answer some of the hardware related questions                                                     | Can answer most or all the questions                                                                                            |       |
|                    | Observation 2                                                   | Cannot demonstrate the experimental operation and data collection |                                                                                                       | Can answer most or all the operations                                                                                           |       |
|                    | Observation 3                                                   | 1                                                                 | Somewhat unexpected experiment outcome but percentage errors are too high without any specific reason | Accurate data collected from the hardware and simulation and matches with the calculated data, percentage of errors are minimum |       |
|                    | Observation 4                                                   | Can't draw a conclusion                                           | Somewhat draw a conclusion                                                                            | Can explain the conclusion                                                                                                      |       |
|                    | Assessed by (Name, Sign, and Date)                              |                                                                   | Total (out of 40):                                                                                    | Comments                                                                                                                        |       |

# **Group Members**

| SI# | ID Number | Name | Marks in Demonstration (20) | Marks in Report (20) |
|-----|-----------|------|-----------------------------|----------------------|
| 1.  |           |      |                             |                      |
| 2.  |           |      |                             |                      |
| 3.  |           |      |                             |                      |
| 4.  |           |      |                             |                      |
| 5.  |           |      |                             |                      |
| 6.  |           |      |                             |                      |
| 7.  |           |      |                             |                      |